







# Summer Training on VLSI and Embedded Systems

24-June-2024 to 12-July-2024

#### **EXECUTIVE SUMMARY**

IIIT Delhi and IEEE CASS-CSS Delhi Chapter in association with IESA present 3-weeks Online Summer Training on VLSI and Embedded Systems for Employability Enhancement for Faculty, recent graduates working in industry, and graduating students. Facilitated by stellar faculty with decades of teaching and industry work experience, this refresher program includes 100 fast-paced contact hours including theory and lab sessions. The program has been highly acclaimed in the previous runs as a perfect launch-pad for a successful career in VLSI Circuits and System Design.

#### Jointly Organized by

IIIT Delhi, India Electronics and Semiconductor Association (IESA), and IEEE Circuits and Systems Society-Control Systems Society (IEEE CASS-CSS), Delhi chapter under the aegis of Chip to Startup Program of Ministry of Electronics and IT (MeitY), Govt. of India.











# **About IIIT Delhi**

Indraprastha Institute of Information Technology, Delhi (IIIT-Delhi or IIIT-D) was created as a State University by an act of Delhi Government (The IIIT Delhi Act, 2007) empowering it to do research and development, and grant degrees. Established in 2008, the institute has grown to be recognized as one of the most promising young institutions for education and research in India.

In a relatively short time, it has earned an excellent reputation in India and abroad for being a centre of quality education and research in IT and interdisciplinary areas. It has highly qualified faculty that pursues bleeding edge collaborative research and publishes in the top venues worldwide. It is ranked #13 among all universities in India in the India Today university rankings 2023 and #3 among all technical schools in India in the Dataquest T-School rankings 2023. The Institute was awarded 'University of the Year (10 to 30 years)' in the 8th Higher Education Excellence Awards 2022 by the Federation of Indian Chambers of Commerce & Industry (FICCI).

# About IESA

The India Electronics and Semiconductor Association (IESA) is spearheading India's semiconductor and electronics manufacturing industry growth by fostering local and global collaborations and partnerships, upskilling, and supporting startups, MSMEs, and academia. The objective of IESA is to grow the ESDM business segment in India and make India the preferred destination for electronics & semiconductor design & manufacturing. IESA strive to promote innovative technology solutions that can positively impact the lives of citizens in India and across the world.

# About IEEE, CAS Society, and CS Society

IEEE is the world's largest technical professional organization dedicated to advancing technology for the benefit of humanity. Its highly cited publications, conferences, technology standards, and professional and educational activities. IEEE is the trusted "voice" for engineering, computing, and technology information around the globe. The IEEE Circuits and Systems (CAS) Society is the leading organization that promotes the advancement of the theory, analysis, computer-aided design and practical implementation of circuits, and the application of circuit theoretic techniques to systems and signal processing.

The Control Systems (CS) Society is dedicated to the advancement of the theory and practice of systems and control with focus on promoting scientific, technological, and educational advancements in the fields of automatic control, decision making, theory and applications, all over the world.

# **About Faculty of the Program**



**Dr. Anuj Grover** pursued B.Tech in Electrical Engineering from IIT Delhi, MS in Electronic Circuits and Systems from University of California, San Diego, USA, and PhD in Electrical Engineering from IIT Delhi. Dr. Grover worked with STMicroelectronics for over 18 years and has led large teams on multi-million dollar projects. He presently teaches at IIIT Delhi as an Associate Professor. He leads the VLSI Circuits and Systems (ViCAS) lab at IIIT Delhi and has numerous publications and patents.

His research interests include Memory Design, Digital Circuits and System Design, Safety and Security in hardware, and inventive problem solving methods.

**Dr. Debidas Kundu** received his PhD from IIT Kharagpur (2018). He is presently an Assistant Professor at IIIT Delhi. Earlier, he has worked as a DST-INSPIRE faculty in IIT Roorkee. He is a recipient of the 2023 Young Scientist Awards at the URSI General Assembly and Scientific Symposium (GASS). His current research interests includes analytical techniques in electromagnetics, metasurface and reconfigurable intelligent surface, and analog RF circuit design.





**Dr. Sujay Deb** received PhD from the School of Electrical Engineering and Computer Science, Washington State University, Pullman, WA (2012). He is an Associate Professor at IIITD. Earlier, he has also worked as an intern at Intel Labs, Hillsboro.

His research Interests are broadly in the areas of power and performance efficient and reliable Network-on-Chip (NoC) communication fabrics, Heterogeneous System Architectures (HSA), hardware for deep learning, low cost bio-sensors for preventive healthcare.

**Dr. Sneh Saurabh** obtained his PhD from IIT Delhi in the year 2012 and B.Tech. (EE) from IIT Kharagpur in the year 2000. He worked in the semiconductor industry for around sixteen years and has worked at Cadence Design Systems, Synposys India, Magma Design Automation, and Atrenta India.

He is interested in Nanoelectronics, Exploratory Electronic Devices, Energy-Efficient Systems, and VLSI Design and Verification and CAD for VLSI.





**Dr. Sumit J. Darak** received an Engineering degree from Pune University, India, and PhD from NTU, Singapore, in 2007 and 2013, respectively. He is an Associate Professor with IIIT-Delhi, and SoC Consultant with Apexplus Technologies, Hyderabad, India. His current research interests include the design of efficient algorithms for wireless, radar, and artificial intelligence (AI) applications and mapping to reconfigurable and intelligent architectures on SoC. His students have received numerous awards, such as DST Inspire Faculty Award, Second Best Paper Award at IEEE DASC 2017, Best Demo CROWNCOM 2016, Second Best Poster at COMSNETs 2019, Design Contest in VLSID 2022 and 2023, NI academic research grants and Qualcomm Innovation Fellowship 2023.

# Workshop Contents



| Subject                        | Faculty             | Content                                                                                                                                                                                                                              | Tools/ Languages<br>Used in Labs                              |
|--------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Digital Circuit<br>Design      | Prof. Anuj Grover   | <ul> <li>Introduction to VLSI Technology</li> <li>Logic Design Styles – PTL, Static and Dynamic</li> <li>Sequential Circuits</li> <li>Memory Cell and Periphery Circuits</li> </ul>                                                  | <ul><li>Electric/ Virtuoso</li><li>LTSpice/ Eldo</li></ul>    |
| Analog Circuit<br>Design       | Prof. D. Kundu      | <ul> <li>Basics of MOS Transistors</li> <li>Basic Amplifier and Frequency Response</li> <li>Current Mirrors</li> <li>Differential Amplifiers</li> <li>Operational Amplifiers</li> </ul>                                              | <ul><li>Electric/ Virtuoso</li><li>LTSpice/ Spectre</li></ul> |
| Computer<br>Architecture & SoC | Prof. Sujay Deb     | <ul> <li>Introduction to Computer Architecture</li> <li>In-depth study of pipelining and hazards</li> <li>Superscalar architectures</li> <li>Processor Memory sub-system</li> <li>Multi-core SoCs and Research Directions</li> </ul> | • Gem5                                                        |
| ASIC Design &<br>Verification  | Prof. Sneh Saurabh  | <ul> <li>Overview of ASIC Design Flow</li> <li>Logic Synthesis</li> <li>Static Timing Analysis</li> <li>Formal Verification</li> <li>Physical Design</li> </ul>                                                                      | <ul><li>Yosys</li><li>OpenSTA</li><li>Openroad</li></ul>      |
| Digital System<br>Design       | Prof. Sumit J Darak | <ul> <li>Finite State Machine</li> <li>AXI Protocol</li> <li>Image Processing (Image Filtering)</li> </ul>                                                                                                                           | <ul> <li>C++ to Verilog</li> </ul>                            |



JUNE 2024



| SUN | MON         | TUE         | WED         | THU        | FRI         | SAT |
|-----|-------------|-------------|-------------|------------|-------------|-----|
| 23  | 24 DCD   CA | 25 DCD   CA | 26 DCD   CA | 27 DCD ACD | 28 CA   DSD | 29  |
| 30  |             |             |             |            |             |     |

# JULY 2024

| SUN | MON         | TUE         | WED         | THU         | FRI         | SAT |
|-----|-------------|-------------|-------------|-------------|-------------|-----|
|     | 1 CA   ACD  | 2 CA   ACD  | 3 DCD   ACD | 4 DCD   ACD | 5 ACD   ADV | 6   |
| 7   | 8 DSD   ADV | 9 DSD   ADV | 10 DSD ADV  | 11 DSD  ADV | 12 DSD ADV  | 13  |

DCD: Digital Circuit Design | ACD: Analog Circuit Design | DSD: Digital System Design | CA: Computer Architecture and SoC | ADV: ASIC Design and Verification

#### Methodology

#### Daily

- 4-hr live lectures
  - 10 am 12 pm IST
  - 2 pm 4 pm IST
- 2-hr lab sessions (6pm 8pm IST)
- Short take-home quiz to reinforce the most important concepts taught in the day

#### Additionally

- Assignments to supplement lectures with hands-on experiments on EDA tools
- Sessions by Industry Leaders from top VLSI and EDA companies
- Summative quiz to assess learning
- Regular feedback to continuously improve sessions
- Interaction with Industry leaders

#### **Complimentary\***

• Quick training module on these industry standard tools like Eldo, Virtuoso, Spectre.

\* when tool licenses are available at your college (SMDP program)/ place of work (industry)



#### **Key Outcomes of the Workshop**

The workshop envisages to give knowledge, tools, and methods to the participants for them to

- choose design styles and design circuits to meet Power-Performance-Area (PPA) specifications
- design an operational amplifier to meet design specifications
- design a Sigma-Delta ADC
- evaluate hardware and software co-design techniques using Gem5 software
- design and implement a digital circuit from RTL to layout
- do complete end-to-end image processing from C++ to Verilog

#### Who should Attend

This summer school will add significant value to:

- Faculty wishing to get exposed to VLSI EDA tool-set and modern online pedagogy
- Research scholars starting off with research in VLSI
- Industry professionals intending to refresh basic concepts to broaden their scope of contribution
- Recent graduates joining as a Circuit (and/or) System designers in a VLSI organization
- Final year B.Tech/ M.Tech students looking for making a career in VLSI either in industry or academia
- M.Tech students intending to get exposure to and choose career path in VLSI
- Pre-final year B.Tech students toying with the idea of VLSI as a career option
- This is a Refresher program. Students who haven't done similar coursework may find the sessions very fast paced. However, most 3<sup>rd</sup> year B.Tech students are able to manage well and use this summer course as glimpse of what to expect when they pursue a specialization in VLSI Design.

#### Why you should Attend

- To refresh concepts in VLSI Design from some of the best faculty in the country
- To get a certification from IIIT Delhi and IEEE CASS-CSS Delhi Chapter\*
- To get hands-on practical experience alongside theoretical knowledge
- To prepare yourself for a flourishing career in VLSI Design

\* Participation certificates will be provided to participants who attend at least 60% of the workshop sessions. Excellence certificates will be provided to participants qualifying the written examination taken at the end of the workshop.

## **Registration Rates\* (in INR)**

|             | -               |                                              |                                    |                                             |
|-------------|-----------------|----------------------------------------------|------------------------------------|---------------------------------------------|
|             | Indian Students | Indian Faculty/<br>International<br>Students | Partner<br>Industry<br>Participant | Industry /<br>International<br>Participants |
| IEEE Member | 6000            | 9600                                         | 19200                              | 24000                                       |
| Others^     | 7500            | 12000                                        | 24000                              | 30000                                       |

# \* 5% discount for group registrations of two persons, 10% discount for group registrations of three or more

Please note that the discount is applied on the total sum amount of all the members and to individual member.

# **Resources Required**

Since this is an online workshop, the participants will instead be required to arrange the following during the sessions:

- A laptop/ desktop (mandatory) with
  - $\circ$   $\,$  Online Meeting Software Zoom Meetings/ Google Meet  $\,$
  - o Microphone, Speakers, and camera
- Ensure that you have access to the following toolset
  - o Schematic and Layout entry tools Virtuoso, Custom Compiler, or Electric
  - o Simulators Eldo, Spectre, HSPICE, NGSpice, or LTSpice, Gem5
  - RTL to GDS flow tools Yosys, OpenSTA, Openroad
  - $\circ$  Vivado
- Self-discipline and enthusiasm to learn

# **Supplementary / Reference Material for further reading**

- Lecture recordings will be available for 1 month after the program
- Students can refer to the following books/ online resources for additional information
  - $\circ~$  Digital Circuit Design:
    - CMOS VLSI Design: A Circuits and Systems Perspective, edition 4: David Harris and Neil Weste
  - Analog Circuit Design:
    - Design of CMOS Analog Integrated Circuits, edition 2: Behzad Razavi
    - Analog Integrated Circuit Design, edition 2: Kenneth Martin, Chan Carusone and David Johns
  - Computer Architecture & SoC:
     Computer Architecture: A Quantitative Approach, edition 5: John L Hennessy and David A Patterson
  - ASIC Design & Verification:
    - Introduction to VLSI Design Flow: S. Saurabh
  - Digital System Design:

FPGA Prototyping by Verilog Examples: Pong P. Chu Parallel Programming for FPGAs: Ryan Kastner, Janarbek Matai, Stephen Neuendorffer

# **Testimonials from earlier workshops**



#### Rufyida Nissa, M.Tech'19, JMI

The sessions were thorough and were given hands-on experience on Eagle, LTSpice, NGSpice, Verilog, and Gem5 simulator



### Prafful Chaudhary,

M.Tech'23, IIIT Bangalore Every single person of IIITD VLSI ReVisted was literally awesome, all my doubts are cleared. I want to thank everyone for making my 5 weeks very special and for improving my skills.



**More People Speak** 

#### **B.Tech'21, IIT Dhanbad** There was no compromise on

Yash Raj,

the depth of content. We explored "how? And why?" at each point.







#### Shubham Roy, B.Tech'21, MAIT Delhi

I can finally feel what goes on in the industry level which u never experienced before as it was always theoretical knowledge

#### Ankesh Wasnik, M.Tech'23. IIT Delhi

According to me entire course was valuable, I was learning new concepts every day. It was Indeed a worthwhile experience that I will keep with me.

#### Soumya Singh, Micron, Hyderabad Teachers and coordinators are very good

- "Teachers also gave suggestions on how to build a good career, dos, and don'ts. Without exaggeration, I would say I had a great and enlightening experience."
- "I never thought that online classes can be made this much interesting, interactive, and useful."
- "For me, it's far better than my whole BTech till now."
- "course was really beneficial for me to get right with concepts and provided me with roadmap for further studies"
- "it was 10/10 experience"
- "The best part of all the lectures was the student-teacher interaction."
- "All the Prof and Instructor were highly helpful and with sound knowledge. Very grateful."
- "The topics followed a natural progression which helped us to relate the concepts"
- "the instructor really took time to make us understand even the basics if he thought that we didn't know it that well"

# For Registration/ Sponsorship Queries

Indraprastha Institute of Information Technology Delhi (IIIT Delhi) Okhla Industrial Estate, Phase-3, Nr. Govindpuri Metro Station, New Delhi – 110020 Phone - +91 11 2690 7593 Email – vlsi-revisited@iiitd.ac.in web – https://iiitd.ac.in/vlsirevisited2024/